Neither the whole nor any part of the information contained in, or the product described in this manual, may be adapted or reproduced in any material or electronic form without the prior written consent of the copyright holder. This product and its documentation are supplied on an as-is basis and no warranty as to their suitability for any particular purpose is either made or implied. Future Technology Devices International Ltd will not accept any claim for damages howsoever arising as a result of use or failure of this product. Your statutory rights are not affected. This product or any variant of it is not intended for use in any medical appliance, device or system in which the failure of the product might reasonably be expected to result in personal injury. This document provides preliminary information that may be subject to change without notice. No freedom to use patents or other intellectual property rights is implied by the publication of this document. Future Technology Devices International Ltd, Unit 1, 2 Seaward Place, Centurion Business Park, Glasgow G41 1HH United Kingdom. Scotland Registered Company Number: SC136640
1 Introduction

The UM232H is a USB-to-serial/FIFO development module in the FTDI product range which utilizes the FT232H USB Hi-Speed (480Mb/s) single-port bridge chip to handle the USB signaling and protocols. The UM232H is ideal for development purposes to quickly prove functionality of adding USB to a target design. The UM232H is a module designed to plug into a standard 0.6" wide 28 pin DIP socket. The USB connection to a host system is via a mini-B USB connector. All components used, including the FT232H, are Pb-free (RoHS compliant).

1.1 FT232H

The FT232H is a single channel USB 2.0 Hi-Speed (480Mb/s) to Serial/FIFO IC. It can be configured in a variety of serial or parallel interfaces, such as UART, FIFO or FTDI’s MPSSE mode which can configure either of the following interfaces: JTAG, SPI and I2C. For MPSSE mode, there is also 14 bit-banging lines available along with the four interface lines. In addition to these, the FT232H supports a CPU-Style FIFO mode and a fast serial interface mode. It also introduces a half-duplex FT1248 interface that provides a flexible data communication and high performance interface between the FT232H device and external logic. For further details on the FT232H and the FT1248 mode, please refer to the FT232H datasheet and application note AN_167 for more details.
# Table of Contents

1 Introduction .............................................................................................................. 2  
1.1 FT232H .................................................................................................................. 2  

2 Typical Applications ................................................................................................ 5  
2.1 Driver Support ........................................................................................................ 5  
2.2 Part Numbers .......................................................................................................... 5  
2.3 Features .................................................................................................................. 6  

3 FT232H Features and Enhancements ....................................................................... 7  
3.1 Key Features .......................................................................................................... 7  

4 UM232H Pin Out and Signal Descriptions ............................................................... 9  
4.1 UM232H Pin Out ..................................................................................................... 9  
4.2 Signal Descriptions ............................................................................................... 10  
4.3 ACBUS Signal Options .......................................................................................... 13  

5 Module Dimensions ................................................................................................ 14  

6 FT232H Device Characteristics and Ratings ............................................................ 15  
6.1 DC Characteristics .................................................................................................. 15  

7 Module Configurations ............................................................................................. 16  
7.1 BUS Powered Configuration .................................................................................. 16  
7.2 USB Bus Powered with Power Switching Configuration ................................... 17  
7.3 Self Powered Configuration ................................................................................... 18  
7.3.1 Self-Powered Configuration with 3V3 I/O & running on +5V external supply ... 18  
7.3.2 Self-Powered Configuration with 3V3 I/O & running on +3.3V external supply 20  

8 M232H Module Circuit Schematic .......................................................................... 21  

9 EEPROM Configuration ........................................................................................... 22  

10 Contact Information ............................................................................................... 23  

Appendix A – References ............................................................................................ 24  
Document References ................................................................................................. 24  
Acronyms and Abbreviations ...................................................................................... 24  

Appendix B – List of Tables & Figures ....................................................................... 26  
List of Tables ............................................................................................................... 26
List of Figures ............................................................... 26
Appendix C – Revision History ........................................ 27
2 Typical Applications

The UM232H module is used for prototyping and evaluation in an application using the FT232H.

- Rapid USB integration into existing and new electronic systems
- USB to multi-port JTAG, SPI and I²C interfaces
- USB to FT1248 interfaces
- USB to RS232 / RS422 / RS485 Converters
- USB Instrumentation
- USB Industrial Control
- USB Electronic Point Of Sale Control
- Upgrading Legacy Peripherals to USB
- Cellular and Cordless Phone USB data transfer cables and interfaces
- Interfacing MCU / PLD / FPGA based designs to USB
- USB Audio and Low Bandwidth Video data transfer
- PDA to USB data transfer
- USB Smart Card Readers
- USB MP3 Player Interface
- USB FLASH Card Reader / Writers
- Set Top Box PC - USB interface
- USB Digital Camera Interface
- USB Hardware Modems
- USB Wireless Modems
- USB Bar Code Readers
- USB Software / Hardware Encryption Dongles
- USB Medical applications

2.1 Driver Support

The UM232H development module requires USB device drivers, available free from FTDI website. There is the Virtual Com Port driver which allows the UM232H to appear as a serial port allowing legacy applications for serial ports to function over USB (for example TTY). Another FTDI USB driver, the D2XX driver, can also be used with application software to directly access the FT232H on the UM232H through a DLL.

Supported platforms include: current Microsoft® Windows® operating systems, Linux®version 2.6.39 or later (VCP drivers), Linux®version 2.6.32 or later (D2XX drivers), Mac OS® and Microsoft Windows CE® version 4.2 onwards.

2.2 Part Numbers

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>UM232H</td>
<td>Development module for FT232H</td>
</tr>
</tbody>
</table>

Table 1 - Part Numbers
2.3 Features

The UM232H has the following features:

- Based on the Single chip USB Hi-Speed FT232H device.
- USB 2.0 Hi-Speed (480Mbits/Second) and Full Speed (12Mbits/Second) compatible
- Entire USB protocol handled on the chip – No USB-specific firmware programming required.
- Small USB Type B connector common on many commercial devices
- USB bus or self-powered options.
- Asynchronous UART transfer data rate up to 12Mbaud.
- UART interface support for 7 or 8 data bits, 1 or 2 stop bits and odd / even / mark / space / no parity.
- Fully assisted hardware or X-On / X-Off software handshaking.
- Auto-transmit buffer control for RS485 applications.
- Supports a half-duplex FT1248 interface with a bi-directional data bus (1, 2, 4 or 8 bits wide).
- Synchronous Serial (MPSSE) data rates of up to 30Mbps on JTAG, SPI and I2C
- Support for USB suspend and resume
- UHCI / OHCI / EHCI host controller compatible
- FTDI’s royalty-free VCP and D2XX drivers eliminate the requirement for USB driver development in most cases.
- 1kByte receive and transmit buffers for high data throughput.
- Transmit and receive LED drive signals.
- Adjustable receive buffer timeout.
- Synchronous and asynchronous bit bang mode interface options with RD# and WR# strobes.
- Support for USB suspend and resume.
- Integrated 3.3V level converter for USB I/O.
- USB bulk transfer mode.
- +2.97V to +5.25V Single Supply Operation.
- Low operating and USB suspend current.
- Low USB bandwidth consumption.
- -40°C to +85°C operating temperature range
- Reduce development time
- Rapid integration into existing systems
- Reduce development time
- Rapid integration into existing systems
- Low operating and USB suspend current.
- Low USB bandwidth consumption.
- -40°C to +85°C operating temperature range
- Reduce development time
- Rapid integration into existing systems
3 FT232H Features and Enhancements

3.1 Key Features

**USB Hi-Speed to UART/FIFO Interface.** The FT232H provides a USB 2.0 Hi-Speed (480Mbits/s) to flexible and configurable UART/FIFO Interfaces.

**Functional Integration.** The FT232H integrates a USB protocol engine, which controls the physical Universal Transceiver Macorell Interface (UTMI) and handles all aspects of the USB 2.0 Hi-Speed interface. The FT232H includes an integrated +1.8V/3.3V Low Drop-Out (LDO) regulator. It also includes 1Kbytes Tx and Rx data buffers. The FT232H integrates the entire USB protocol on a chip with no firmware required.

**MPSSE.** Multi-Protocol Synchronous Serial Engines (MPSSE), capable of speeds up to 30 Mbits/s, provides flexible synchronous interface configurations.

- **FT1248 interface.** The FT232H supports a half-duplex FT1248 interface with a bi-directional data bus interface that can be configured as 1, 2, 4 or 8-bits wide and this enables the flexibility to expand the size of the data bus to 8 pins. The FT1248 interface provides flexible data communication between an FT232H FT1248 slave and an external FT1248 master. The FT1248 interface consists of four signals called –
  - **MIOSIO**, the bi-directional data lines between the FT232H and an external master controller,
  - **SCLK**, which is the external clock, input for latching data in or out the device at frequency up to 30MHz,
  - **SS_N** Slave select input
  - **MISO**, which is the Master In Slave Out is an output from the FT232H in FT1248 mode. An external FT1248 master selects one of the FT1248 slave devices or enables the interface by pulling the Slave select input (**SS_N**) to logic 0. The FT1248 mode can be configured via the EEPROM settings with the free utility called **FT_Prog**, which can be downloaded from the **FTDI utilities** page. For further details about FT1248 mode, refer to **FT232H datasheet** and **AN_167** application note.

- **Data Transfer rate.** The FT232H supports a data transfer rate up to 12 Mbaud when configured as an RS232/RS422/RS485 UART interface or up to 40 Mbytes/second over a synchronous 245 parallel FIFO interface or up to 8 Mbyte/Sec over an asynchronous 245 FIFO interface.

- **Latency Timer.** A feature of the driver used as a timeout to transmit short packets of data back to the PC. The default is 16ms, but it can be altered between 0ms and 255ms.

- **Bus (ACBUS) functionality, signal inversion and drive strength selection.** There are 11 configurable ACBUS I/O pins. These configurable options are:
  1. **TXDEN** - transmit enable for RS485 designs.
  2. **PWREN#** - Power control for high power, bus powered designs.
  3. **TXLED#** - for pulsing an LED upon transmission of data.
  4. **RXLED#** - for pulsing an LED upon receiving data.
  5. **TX&RXLED#** - which will pulse an LED upon transmission OR reception of data.
  6. **SLEEP#** - indicates that the device going into USB suspend mode.
  7. **CLK30 / CLK15 / CLK7.5** - 30MHz, 15MHz and 7.5MHz clock output signal options.
  8. **TriSt-PU** – Input pulled up, not used
  9. **DRIVE 1** – Output driving high
  10. **DRIVE 0** - Output driving low
  11. **I/O mode** – ACBUS Bit Bang
The ACBUS pins can also be individually configured as GPIO pins, similar to asynchronous bit bang mode. It is possible to use this mode while the UART interface is being used, thus providing up to 4 general purpose I/O pins which are available during normal operation.

The ACBUS lines can be configured with any one of these input/output options by setting bits in the external EEPROM.

**Multi-Purpose UART/FIFO Controllers.** The FT232H has one independent Serial/FIFO Controller. This controls the UART data, 245 FIFO data, Fast Serial (opto isolation) or Bit-Bang mode that can be selected by SETUP (SetBitMode) command. Each Multi-Purpose UART/FIFO Controller also contains an MPSSE (Multi-Protocol Synchronous Serial Engine). Using this MPSSE, the Multi-Protocol Serial/FIFO Controller can be configured under software command, to have one of the MPSSE interfaces (SPI, I²C, and JTAG).

**USB Protocol Engine and FIFO control.** The USB Protocol Engine controls and manages the interface between the UTMI PHY and the FIFOs of the chip. It also handles power management and the USB protocol specification.

**Port FIFO TX Buffer (1Kbytes).** Data from the Host PC is stored in these buffers to be used by the Multi-purpose UART/FIFO controllers. This is controlled by the USB Protocol Engine and FIFO control block.

**Port FIFO RX Buffer (1Kbytes).** Data from the Multi-purpose Serial/FIFO controllers is stored in these blocks to be sent back to the Host PC when requested. This is controlled by the USB Protocol Engine and FIFO control block.

**RESET Generator** – The integrated Reset Generator Cell provides a reliable power-on reset to the device internal circuitry at power up. The RESET# input pin allows an external device to reset the FT232H. RESET# should be tied to VCCIO (+3.3V) if not being used.

**Baud Rate Generators** – The Baud Rate Generators provides an x16 or an x10 clock input to the UART’s from a 120MHz reference clock and consists of 14-bit pre-scaler and 4 register bits, which provide fine-tuning of the baud rate (used to divide by a number plus a fraction). This determines the Baud Rate of the UART, which is programmable from 183 baud to 12 Mbaud. See FTDI application note AN_120 for more details.

**EEPROM Interface.** If the external EEPROM is fitted, the FT232H can be configured as an asynchronous serial UART (default mode), parallel FIFO (245) mode, FT1248, fast serial (opto isolation) or CPU-Style FIFO. The EEPROM should be a 16 bit wide configuration such as a 93LC56B or equivalent capable of a 1Mbit/s clock rate at VCCIO = +2.97V to 3.63V. The EEPROM is programmable in-circuit over USB using a utility program called FT_Prog available from FTDI web site.

**+1.8/3.3V LDO Regulator.** The +3.3/+1.8V LDO regulator generates +1.8 volts for the core and the USB transceiver cell and +3.3V for the IO and the internal PLL and USB PHY power supply.

**UTMI PHY.** The Universal Transceiver Macrocell Interface (UTMI) physical interface cell. This block handles the Full speed / Hi-Speed SERDES (serialise – deserialise) function for the USB TX/RX data. It also provides the clocks for the rest of the chip. A 12 MHz crystal must be connected to the OSCI and OSCO pins or 12 MHz Oscillator must be connected to the OSCI, and the OSCO is left unconnected. A 12K Ohm resistor should be connected between REF and GND on the PCB.

The UTMI PHY functions include:
- Supports 480 Mbit/s “Hi-Speed” (HS)/ 12 Mbit/s “Full Speed” (FS).
- SYNC/EOP generation and checking
- Data and clock recovery from serial stream on the USB.
- Bit-stuffing/unstuffing; bit stuff error detection.
- Manages USB Resume, Wake Up and Suspend functions.
- Single parallel data clock output with on-chip PLL to generate higher speed serial data clocks.
4 UM232H Pin Out and Signal Descriptions

4.1 UM232H Pin Out

The signal labels and pin designators for each pin of the UM232H is illustrated in Figure 2.

![Figure 2 – UM232H USB to Serial/FIFO Development Module]
## 4.2 Signal Descriptions

Pins marked * are EEPROM selectable

### Table 2 – UM232H Signals

Pins marked ** default to tri-stated inputs with an internal 75KΩ (approx.) pull up resistor to VCCIO.

Pins marked *** default to GPIO line with an internal 75KΩ pull down resistor to GND. Using the EEPROM this pin can be enabled USBVCC mode instead of GPIO mode.
Table 3 and 4 provides a description of the signals available on each pin of the UM232H module.

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>J1-1</td>
<td>GND</td>
<td>PWR</td>
<td>Module Ground Supply Pins</td>
</tr>
<tr>
<td>J1-2</td>
<td>5V0</td>
<td>Input</td>
<td>+5.0V or +3.3V power supply input.</td>
</tr>
<tr>
<td>J1-3</td>
<td>USB</td>
<td>Output</td>
<td>5V Power output USB port. For a low power USB bus powered design, up to 100mA can be sourced from the 5V supply on the USB bus. A maximum of 500mA can be sourced from the USB bus in a high power USB bus powered design.</td>
</tr>
<tr>
<td>J1-4</td>
<td>RST#</td>
<td>Input</td>
<td>Can be used by an external device to reset the FT232H. If not required can be left unconnected, or pulled up to VCCIO</td>
</tr>
<tr>
<td>J1-5</td>
<td>AC9</td>
<td>I/O</td>
<td>Configurable ACBUS I/O Pin. Function of this pin is configured by EEPROM. The default configuration is TriSt-PU. See ACBUS Signal Options, Table 4.3</td>
</tr>
<tr>
<td>J1-6</td>
<td>AC8</td>
<td>I/O</td>
<td>Configurable ACBUS I/O Pin. Function of this pin is configured by EEPROM. The default configuration is TriSt-PU. See ACBUS Signal Options, Table 4.3</td>
</tr>
<tr>
<td>J1-7</td>
<td>AC7</td>
<td>I/O</td>
<td>Configurable ACBUS I/O Pin. Function of this pin is configured by EEPROM. The default configuration is TriSt-PD. See ACBUS Signal Options, Table 4.3</td>
</tr>
<tr>
<td>J1-8</td>
<td>AC6</td>
<td>I/O</td>
<td>Configurable ACBUS I/O Pin. Function of this pin is configured by EEPROM. The default configuration is TriSt-PU. See ACBUS Signal Options, Table 4.3</td>
</tr>
<tr>
<td>J1-9</td>
<td>AC5</td>
<td>I/O</td>
<td>Configurable ACBUS I/O Pin. Function of this pin is configured by EEPROM. The default configuration is TriSt-PU. See ACBUS Signal Options, Table 4.3</td>
</tr>
<tr>
<td>J1-10</td>
<td>AC4</td>
<td>I/O</td>
<td>Configurable ACBUS I/O Pin. Function of this pin is configured by EEPROM. The default configuration is TriSt-PU. See ACBUS Signal Options, Table 4.3</td>
</tr>
<tr>
<td>J1-11</td>
<td>AC3</td>
<td>I/O</td>
<td>Configurable ACBUS I/O Pin. Function of this pin is configured by EEPROM. The default configuration is TriSt-PU. See ACBUS Signal Options, Table 4.3</td>
</tr>
<tr>
<td>J1-12</td>
<td>AC2</td>
<td>I/O</td>
<td>Configurable ACBUS I/O Pin. Function of this pin is configured by EEPROM. The default configuration is TriSt-PU. See ACBUS Signal Options, Table 4.3</td>
</tr>
<tr>
<td>J1-13</td>
<td>AC1</td>
<td>I/O</td>
<td>Configurable ACBUS I/O Pin. Function of this pin is configured by EEPROM. The default configuration is TriSt-PU. See ACBUS Signal Options, Table 4.3</td>
</tr>
<tr>
<td>J1-14</td>
<td>AC0</td>
<td>I/O</td>
<td>Configurable ACBUS I/O Pin. Function of this pin is configured by EEPROM. The default configuration is TriSt-PU. See ACBUS Signal Options, Table 4.3</td>
</tr>
</tbody>
</table>

Table 3 – UM232H Connector J1 Signal Description
<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>J2-1</td>
<td>SLD</td>
<td>Shield to GND</td>
<td>USB Cable Shield shorted to GND via a 0Ω resistor.</td>
</tr>
<tr>
<td>J2-2</td>
<td>VIO</td>
<td>PWR</td>
<td>1.8 to +3.3V supply to the UART Interface and ACBUS I/O pins</td>
</tr>
<tr>
<td>J2-3</td>
<td>3V3</td>
<td>Output/Input</td>
<td>+3.3V output from the integrated L.D.O. regulator if the UM232H is running on 5V self or bus powered designs. Therefore, this pin can be used to supply the FT232HL’s VCCIO pin by connecting this pin to J2-2 (VIO). This pin can also be an input if the UM232H is running on 3.3V self-powered designs.</td>
</tr>
<tr>
<td>J2-4</td>
<td>PU2</td>
<td>Control</td>
<td>Pull up resistor pin connection 1. Connect to J1-3 (USB) in a self-powered configuration.</td>
</tr>
<tr>
<td>J2-5</td>
<td>PU1</td>
<td>Control</td>
<td>Pull up resistor pin connection 2. Connect to J1-4 (RST#) in a self-powered configuration.</td>
</tr>
<tr>
<td>J2-6</td>
<td>GND</td>
<td>PWR</td>
<td>Module Ground Supply Pins</td>
</tr>
<tr>
<td>J2-7</td>
<td>AD0</td>
<td>Output</td>
<td>Configurable Output Pin, the default configuration is Transmit Asynchronous Data Output / Handshake Signal</td>
</tr>
<tr>
<td>J2-8</td>
<td>AD1</td>
<td>Input</td>
<td>Configurable Input Pin, the default configuration is Receiving Asynchronous Data Input / Handshake Signal</td>
</tr>
<tr>
<td>J2-9</td>
<td>AD2</td>
<td>Output</td>
<td>Configurable Output Pin, the default configuration is Request to Send Control Output / Handshake Signal</td>
</tr>
<tr>
<td>J2-10</td>
<td>AD3</td>
<td>Input</td>
<td>Configurable Input Pin, the default configuration is Clear To Send Control Input / Handshake Signal</td>
</tr>
<tr>
<td>J2-11</td>
<td>AD4</td>
<td>Output</td>
<td>Configurable Output Pin, the default configuration is Data Terminal Ready Control Output / Handshake Signal</td>
</tr>
<tr>
<td>J2-12</td>
<td>AD5</td>
<td>Input</td>
<td>Configurable Input Pin, the default configuration is Data Set Ready Control Input / Handshake Signal</td>
</tr>
<tr>
<td>J2-13</td>
<td>AD6</td>
<td>Input</td>
<td>Configurable Input Pin, the default configuration is Data Carrier Detect Control Input / Handshake Signal</td>
</tr>
<tr>
<td>J2-14</td>
<td>AD7</td>
<td>Input</td>
<td>Configurable Input Pin, the default configuration is RI#, Ring Indicator Control Input / Handshake Signal. When remote wake up is enabled in the EEPROM taking RI# low &gt;20ms can be used to resume the PC USB host controller from suspend.</td>
</tr>
</tbody>
</table>

**Table 4 – UM232H Connector J2 Signal Description**

**Note:** When used in Input Mode, the input pins are pulled to VCCIO via internal 75kΩ (approx.) resistors. These pins can be programmed to gently pull low during USB suspend (PWREN# = "1") by setting an option in the EEPROM.
### 4.3 ACBUS Signal Options

The table below describes the EEPROM options which can be configured on the ACBUS I/O pins using the software utility FT_PROG (which can be downloaded from the [FTDI utilities](#) page) The default EEPROM configuration is described in section 9.

<table>
<thead>
<tr>
<th>ACBUS Signal Option</th>
<th>Available On ACBUS Pin</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TXDEN</td>
<td>ACBUS0, ACBUS1, ACBUS2, ACBUS3, ACBUS4, ACBUS5, ACBUS6, ACBUS8, ACBUS9</td>
<td>TXDEN = (TTL level). Used with RS485 level converters to enable the line driver during data transmit. TXDEN is active from one-bit time before the start bit is transmitted on TXD until one-bit time after the last stop bit.</td>
</tr>
<tr>
<td>*PWREN#</td>
<td>ACBUS0, ACBUS1, ACBUS2, ACBUS3, ACBUS4, ACBUS5, ACBUS6, ACBUS8, ACBUS9</td>
<td>Output is low after the device has been configured by USB, then high during USB suspend mode. This output can be used to control power to external logic P-Channel logic level MOSFET switch. Enable the interface pull-down option when using the PWREN# in this way.*</td>
</tr>
<tr>
<td>TXLED#</td>
<td>ACBUS0, ACBUS1, ACBUS2, ACBUS3, ACBUS4, ACBUS5, ACBUS6, ACBUS8, ACBUS9</td>
<td>TXLED = Transmit signalling output. Pulses low when transmitting data (TXD) to the external device. This can be connected to an LED.</td>
</tr>
<tr>
<td>RXLED#</td>
<td>ACBUS0, ACBUS1, ACBUS2, ACBUS3, ACBUS4, ACBUS5, ACBUS6, ACBUS8, ACBUS9</td>
<td>RXLED = Receive signalling output. Pulses low when receiving data (RXD) from the external device. This can be connected to an LED.</td>
</tr>
<tr>
<td>TX&amp;RXLED#</td>
<td>ACBUS0, ACBUS1, ACBUS2, ACBUS3, ACBUS4, ACBUS5, ACBUS6, ACBUS8, ACBUS9</td>
<td>LED drive – pulses low when transmitting or receiving data from or to the external device. For more details, refer to the FT232H datasheet.</td>
</tr>
<tr>
<td>SLEEP#</td>
<td>ACBUS0, ACBUS1, ACBUS2, ACBUS3, ACBUS4, ACBUS5, ACBUS6, ACBUS8, ACBUS9</td>
<td>Goes low during USB suspend mode. Typically used to power down an external TTL to RS232 level converter IC in USB to RS232 converter designs.</td>
</tr>
<tr>
<td>**CLK30</td>
<td>ACBUS0, ACBUS5, ACBUS6, ACBUS8, ACBUS9</td>
<td>30MHz Clock output.</td>
</tr>
<tr>
<td>**CLK15</td>
<td>ACBUS0, ACBUS5, ACBUS6, ACBUS8, ACBUS9</td>
<td>15MHz Clock output.</td>
</tr>
<tr>
<td>**CLK7.5</td>
<td>ACBUS0, ACBUS5, ACBUS6, ACBUS8, ACBUS9</td>
<td>7.5MHz Clock output.</td>
</tr>
<tr>
<td>TriSt-PU</td>
<td>ACBUS0, ACBUS1, ACBUS2, ACBUS3, ACBUS4, ACBUS5, ACBUS6, ACBUS8, ACBUS9</td>
<td>Input Pull Up</td>
</tr>
<tr>
<td>DRIVE 1</td>
<td>ACBUS0, ACBUS5, ACBUS6, ACBUS8, ACBUS9</td>
<td>Output High</td>
</tr>
<tr>
<td>DRIVE 0</td>
<td>ACBUS0, ACBUS1, ACBUS2, ACBUS3, ACBUS4, ACBUS5, ACBUS6, ACBUS8, ACBUS9</td>
<td>Output Low</td>
</tr>
<tr>
<td>I/O mode</td>
<td>ACBUS5, ACBUS6, ACBUS8, ACBUS9</td>
<td>ACBUS Bit Bang</td>
</tr>
</tbody>
</table>

| Table 5 – ACBUS Signal Option |

* A 10kΩ resistor pull up is also recommended.

**When in USB suspend mode, the output clocks are also suspended.
5 Module Dimensions

All dimensions are in millimetres.

The UM232H module uses exclusively lead free components, and are fully compliant with European Union directive 2002/95/EC.
6 FT232H Device Characteristics and Ratings

6.1 DC Characteristics

The I/O signal levels are +3.3V, and all IO pins are +5V tolerant (except the USB PHY pins).

DC Characteristics (Ambient Temperature = -40°C to +85°C)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Description</th>
<th>Minimum</th>
<th>Typical</th>
<th>Maximum</th>
<th>Units</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCCIO*</td>
<td>VCCIO Operating Supply Voltage</td>
<td>2.97</td>
<td></td>
<td>3.63</td>
<td>V</td>
<td>Cells are 5V tolerant</td>
</tr>
<tr>
<td>VREGIN</td>
<td>VREGIN Voltage regulator Input</td>
<td>3.6</td>
<td>5</td>
<td>5.5</td>
<td>V</td>
<td>+5V Supply</td>
</tr>
<tr>
<td>Ireg</td>
<td>Regulator Output Current</td>
<td></td>
<td></td>
<td>100</td>
<td>mA</td>
<td>+3V3 Output</td>
</tr>
<tr>
<td>ICC5V0</td>
<td>UM232H current drawn</td>
<td>2</td>
<td>62</td>
<td></td>
<td>mA</td>
<td>+5V Supply</td>
</tr>
<tr>
<td>ICC3V3</td>
<td>UM232H current drawn</td>
<td>1.2</td>
<td>59</td>
<td></td>
<td>mA</td>
<td>+3.3V Supply</td>
</tr>
</tbody>
</table>

Table 6 – Operating Voltage & Current (except PHY)

Note: Failure to connect all VCCIO pins the device will have unpredictable behaviour.

For the electrical characteristics of the FT232H device, please refer to the FT232H datasheet.
7 Module Configurations

The UM232H Module can be configured as USB Bus-Powered or USB Self-Powered. This section describes how to configure the UM232H for a number of different power supply arrangements.

7.1 BUS Powered Configuration

Bus powered configuration, where the +5V supply that powers the module is sourced from the USB bus, and the 3V3 regulator output powers the core of the FT232H.

Figure 4 – Bus Powered Configuration

Figure 4 illustrates the UM232H in a typical USB bus powered design configuration, which consists of two connections, a J1-2 to J1-3 connection and a J2-2 to J2-3 connection.

Connecting J1-2 (5V0) to J1-3 (USB) takes the power from the VBUS pin (J1-3) and supplies it to the on chip voltage regulator input of the FT232H via pin 5V0 (J1-2).

Connecting J2-2 (VIO) (power input for core of the FT232H) and J2-3 (3V3) (power output from the FT232H) powers the VCCIO, VPLL and VPHY pins of the FT232H chip.

A USB Bus Powered device gets its power from the USB bus. Basic rules for USB Bus power devices are as follows –

I. On plug-in to USB, the device must draw no more than 100mA.
II. On USB Suspend the device must draw no more than 500μA.
III. A Bus Powered High Power USB Device (one that draws more than 100mA) should use PWREN# to keep the current below 100mA on plug-in and 500μA on USB suspend.
IV. A device that consumes more than 100mA cannot be plugged into a USB Bus Powered Hub.
V. No device can draw more that 500mA from the USB Bus.

Interfacing the UM232H module to a microcontroller (MCU), or other logic for a bus powered design would be done in exactly the same way as for Self-Powered designs (see Section 7.3), except that the MCU or external logic would take its power supply from the USB bus (either the 5V on the USB pin, or 3.3V on the 3V3 pin).
7.2 USB Bus Powered with Power Switching Configuration

USB Bus Powered circuits need to be able to power down in USB suspend mode in order to meet the <=500μA total USB suspend current requirement (including external logic). Some external hardware can power itself down into a low current state by monitoring the PWREN# signal. For external logic that cannot power itself down in this way the FT232H provides a simple but effective way of turning off power to external circuitry during USB suspend.

Figure 5 shows how to use a discrete P-Channel Logic Level MOSFET to control the power to external logic circuits. A suitable device would be an International Rectifier (www.irf.com) IRLML6402, or equivalent. It is recommended that a “soft start” circuit consisting of a 1kΩ series resistor and a 0.1μF capacitor be used to limit the current surge when the MOSFET turns on. Without the soft start circuit there is a danger that the transient power surge of the MOSFET turning on will reset the FT232H, or the USB host / hub controller. The values used here allow attached circuitry to power up with a slew rate of ~12.5V per millisecond, in other words the output voltage will transition from GND to 5V in approximately 400 microseconds.

A 100kΩ resistor to VBUS creates a weak pull up on the gate, this can prevent current from flowing through the transistor during a power up or power down of the FT232H. Alternatively, a dedicated power switch I.C. with inbuilt “soft-start” can be used instead of a MOSFET. A suitable power switch I.C. for such an application would be a Micrel (www.micrel.com) MIC2025-2BM or equivalent.

Please note the following points in connection with power controlled designs:

i) The logic to be controlled must have its own reset circuitry so that it will automatically reset itself when power is applied on coming out of suspend.

ii) Set the Pull-down on Suspend option in the internal EEPROM.

iii) One of the ACBUS pins should be configured as PWREN# in the internal EEPROM, and should be used to switch the power supply to the external circuitry.

iv) For USB high-power bus powered device (one that consumes greater than 100mA, and up to 500mA of current from the USB bus), the power consumption of the device should be set in the max power field in the internal EEPROM. A high-power bus powered device must use this descriptor in the internal EEPROM to inform the system of its power requirements.

v) For 3.3V power controlled circuits, the FT232H’s VIO pin must not be powered down with the external circuitry (the PWREN# signal gets its VCC supply from VIO). Either connect the power switch between the output of the 3.3V regulator and the external 3.3V logic or power VIO from the 3V3 pin of the FT232H.
7.3 Self Powered Configuration

7.3.1 Self-Powered Configuration with 3V3 I/O & running on +5V external supply

Figure 6 illustrates the UM232H in a typical USB Self-Powered configuration. An external supply +5.0V is connected to the module's 5V0 pin. J2-2 (VIO) is also connected to J2-3 (3V3) to supply the VCCIO supply from the on board regulator but a separate supply could have been used.

A USB Self Powered device gets its power from its own power supply and does not draw current from the USB bus. The basic rules for USB Self powered devices are as follows:

i) A Self Powered device should not force current down the USB bus when the USB Host or Hub Controller use powered down.

ii) A Self Powered Device can use as much current as it likes during normal operation and USB suspend as it has its own power supply.

iii) A Self Powered Device can be used with any USB Host and both Bus and Self Powered USB Hub. In this case, the power descriptor in the internal EEPROM should be programmed to a value of zero (Self-Powered).

In order to meet requirement (i) the USB Power is used to control the RESET# Pin of the FT232H device. When the USB Host or Hub is powered up the internal 1.5kΩ resistor on USBDP is pulled up to 3.3V, thus identifying the devices as a full speed device to USB. When the USB Host or Hub Power is off, RESET# will go low and the device will be held in reset. As RESET# is low, the internal 1.5kΩ resistor will not be pulled up to 3.3V, so no current will be forced down USBDP via the 1.5kΩ pull-up resistor when the host or hub is powered down.

To do this J1-3 (USB) is connected to PU2 and PU1 is connected to J2-4 (RST#). Failure to do this may cause some USB host or hub controllers to power up erratically.

Note: When the FT232H is in reset, the UART interface pins all go tristate. These pins have internal 200kΩ pull-up resistors to VCCIO, so they will gently pull high unless driven by some external logic.

Figure 7 is also an example of interfacing the FT232H to a Microcontroller (MCU) UART interface. This example uses TXD and RXD for transmission and reception of data and RTS# / CTS# hardware handshaking.
Optionally, RI# can be connected to another I/O pin on the MCU and could be used to wake up the USB host controller from suspend mode. If the MCU is handling power management functions, then an ACBUS pin can be configured as PWREN# and should be connected to an I/O pin of the MCU.

An alternative to connecting the pull-up network to the Reset pin, to prevent current from flowing back the USB power bus line, is to connect the network ACBUS7 pin to achieve the same results but with additional benefits. A function called PWRSAV# is used to prevent current from flowing the USB line in the same way as connecting the reset to the a pull-up network. However, the PWRSAV# function has the additional feature of being able to put FT232H into sleep mode when the USB host is powered down. There is one trade off using reset instead of PWRSAV#, in MPSSE mode the ACBUS7 pin can be selected as a GPIO pin, using this pin from both PWRSAV# and GPIO mode can cause a conflict. PWRSAV# is enabled and disabled using the EEPROM, this function is disabled by default. Figure 7 illustrates an alternative USB Self-Power configuration.

Figure 7 – Alternative Self-Powered Configuration – 5V0 External Supply
7.3.2 Self-Powered Configuration with 3V3 I/O & running on +3.3V external supply

Figure 8 – Self-Powered Configuration – 3V3 External Supply

Figure 8 illustrates the UM232H in a typical USB Self-Powered configuration similar to Figure 7. The difference here is that the UM232H module is powered from an external 3.3V supply which is connected to the 5V0 (+3V3 power supply input can also be supplied to 5V0 pin), VIO and 3V3 pins of the modules. Please note that when the UM232H running from +3V3, the 3V3 pin becomes an input. The VIO and 3V3 pins connection provides 3V3 to the VCCIOs, VPLL and VPHY on the FT232H chip.

Similarly to the USB-Powered configuration an alternative configuration which utilized PWRSAV# can be implemented. Figure 8 illustrates this configuration.

Figure 9 – Alternative Self-Powered Configuration – 3V3 External Supply
8 M232H Module Circuit Schematic

Figure 10 – Module Circuit Schematic
9 EEPROM Configuration

The FT232H uses an external EEPROM (on the UM232H module). This EEPROM can be programmed over USB using FT_Prog. The default settings of the EEPROM are shown in the following table:

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>USB Vendor ID (VID)</td>
<td>0403h</td>
<td>FTDI default VID (hex)</td>
</tr>
<tr>
<td>USB Product UD (PID)</td>
<td>6014h</td>
<td>FTDI default PID (hex)</td>
</tr>
<tr>
<td>bcd Device</td>
<td>009h</td>
<td></td>
</tr>
<tr>
<td>Serial Number Enabled</td>
<td>Yes</td>
<td></td>
</tr>
<tr>
<td>Serial Number</td>
<td>See Note</td>
<td>A unique serial number is generated and programmed into the EEPROM during device final test.</td>
</tr>
<tr>
<td>Pull down I/O Pins in USB Suspend</td>
<td>Disabled</td>
<td>Enabling this option will make the device pull down on the UART interface lines when in USB suspend mode (PWREN# is high).</td>
</tr>
<tr>
<td>Manufacturer Name</td>
<td>FTDI</td>
<td></td>
</tr>
<tr>
<td>Product Description</td>
<td>UM232H</td>
<td></td>
</tr>
<tr>
<td>Max Bus Power Current</td>
<td>90mA</td>
<td></td>
</tr>
<tr>
<td>Power Source</td>
<td>Bus Powered</td>
<td></td>
</tr>
<tr>
<td>Device Type</td>
<td>FT232H</td>
<td></td>
</tr>
<tr>
<td>USB Version</td>
<td>0200</td>
<td>Returns USB 2.0 device description to the host.</td>
</tr>
<tr>
<td>Remote Wake Up</td>
<td>Enabled</td>
<td>Taking RI# low will wake up the USB host controller from suspend in approximately 20 ms.</td>
</tr>
<tr>
<td>High Current I/Os</td>
<td>Disabled</td>
<td>Enables the high drive level on the UART and ACBUS I/O pins.</td>
</tr>
<tr>
<td>Load VCP Driver</td>
<td>Enabled</td>
<td>Makes the device load the VCP driver interface for the device.</td>
</tr>
<tr>
<td>ACBUS0</td>
<td>TriSt-PU</td>
<td>Default configuration of ACBUS0 – Input pulled up</td>
</tr>
<tr>
<td>ACBUS1</td>
<td>TriSt-PU</td>
<td>Default configuration of ACBUS1 – Input pulled up</td>
</tr>
<tr>
<td>ACBUS2</td>
<td>TriSt-PU</td>
<td>Default configuration of ACBUS2 Input pulled up</td>
</tr>
<tr>
<td>ACBUS3</td>
<td>TriSt-PU</td>
<td>Default configuration of ACBUS3 – Input pulled up</td>
</tr>
<tr>
<td>ACBUS4</td>
<td>TriSt-PU</td>
<td>Default configuration of ACBUS4 – Input pulled up</td>
</tr>
<tr>
<td>ACBUS5</td>
<td>TriSt-PU</td>
<td>Default configuration of ACBUS5 – Input pulled up</td>
</tr>
<tr>
<td>ACBUS6</td>
<td>TriSt-PU</td>
<td>Default configuration of ACBUS6 – Input pulled up</td>
</tr>
<tr>
<td>ACBUS7</td>
<td>TriSt-PU</td>
<td>Default configuration of ACBUS7 – Input pulled down</td>
</tr>
<tr>
<td>ACBUS8</td>
<td>PWRENn</td>
<td>Default configuration of ACBUS8 – PWR LED</td>
</tr>
<tr>
<td>ACBUS9</td>
<td>TX&amp;RXLED</td>
<td>Default configuration of ACBUS9 – Tx/Rx LED</td>
</tr>
</tbody>
</table>

**Table 7 – Default Internal EEPROM Configuration**
10 Contact Information

**Head Office – Glasgow, UK**
Future Technology Devices International Limited  
Unit 1, 2 Seaward Place, Centurion Business Park  
Glasgow G41 1HH  
United Kingdom  
Tel: +44 (0) 141 429 2777  
Fax: +44 (0) 141 429 2758

**Branch Office – Tigard, Oregon, USA**
Future Technology Devices International Limited (USA)  
7130 SW Fir Loop  
Tigard, OR 97223-8160  
USA  
Tel: +1 (503) 547 0988  
Fax: +1 (503) 547 0987

E-mail (Sales)  
sales1@ftdichip.com  
E-mail (Support)  
support1@ftdichip.com  
E-mail (General Enquiries)  
admin1@ftdichip.com

**Branch Office – Taipei, Taiwan**
Future Technology Devices International Limited (Taiwan)  
2F, No. 516, Sec. 1, NeiHu Road  
Taipei 114  
Taiwan, R.O.C.  
Tel: +886 (0) 2 8797 1330  
Fax: +886 (0) 2 8791 3576

**Branch Office – Shanghai, China**
Future Technology Devices International Limited (China)  
Room 1103, No. 666 West Huaihai Road,  
Shanghai, 200052  
China  
Tel: +86 21 62351596  
Fax: +86 21 62351595

E-mail (Sales)  
tw.sales1@ftdichip.com  
E-mail (Support)  
tw.support1@ftdichip.com  
E-mail (General Enquiries)  
tw.admin1@ftdichip.com

**Web Site**
http://ftdichip.com

**Distributor and Sales Representatives**
Please visit the Sales Network page of the [FTDI Web site](http://ftdichip.com) for the contact details of our distributor(s) and sales representative(s) in your country.

---

System and equipment manufacturers and designers are responsible to ensure that their systems, and any Future Technology Devices International Ltd (FTDI) devices incorporated in their systems, meet all applicable safety, regulatory and system-level performance requirements. All application-related information in this document (including application descriptions, suggested FTDI devices and other materials) is provided for reference only. While FTDI has taken care to assure it is accurate, this information is subject to customer confirmation, and FTDI disclaims all liability for system designs and for any applications assistance provided by FTDI. Use of FTDI devices in life support and/or safety applications is entirely at the user’s risk, and the user agrees to defend, indemnify and hold harmless FTDI from any and all damages, claims, suits or expense resulting from such use. This document is subject to change without notice. No freedom to use patents or other intellectual property rights is implied by the publication of this document. Neither the whole nor any part of the information contained in, or the product described in this document, may be adapted or reproduced in any material or electronic form without the prior written consent of the copyright holder. Future Technology Devices International Ltd, Unit 1, 2 Seaward Place, Centurion Business Park, Glasgow G41 1HH, United Kingdom. Scotland Registered Company Number: SC136640

Copyright © Future Technology Devices International Limited 23
Appendix A – References

Document References

- FT232H Datasheet
- AN_167 – FT1248 Dynamic Parallel/Serial Interface Basics
- AN_120 – Aliasing VCP Baud Rates
- FT_Prog
- FTDI utilities
- www.irf.com
- www.micrel.com

Acronyms and Abbreviations

<table>
<thead>
<tr>
<th>Terms</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CPU</td>
<td>Central Processing Unit</td>
</tr>
<tr>
<td>DLL</td>
<td>Dynamic Link Libraries</td>
</tr>
<tr>
<td>EHCI</td>
<td>Enhanced Host Controller Interface</td>
</tr>
<tr>
<td>EEPROM</td>
<td>Electrically Erasable Programmable Read Only Memory</td>
</tr>
<tr>
<td>FIFO</td>
<td>First In First Out</td>
</tr>
<tr>
<td>FPGA</td>
<td>Field Programmable Gate Array</td>
</tr>
<tr>
<td>IC</td>
<td>Integrated Circuit</td>
</tr>
<tr>
<td>I2C</td>
<td>Inter-Integrated Circuit</td>
</tr>
<tr>
<td>JTAG</td>
<td>Joint Test Action Group</td>
</tr>
<tr>
<td>LDO</td>
<td>Low Drop Out regulator</td>
</tr>
<tr>
<td>LED</td>
<td>Light Emitting Diode</td>
</tr>
<tr>
<td>MCU</td>
<td>Micro Controller</td>
</tr>
<tr>
<td>MPSSE</td>
<td>Multi-Protocol Synchronous Serial Engines</td>
</tr>
<tr>
<td>OHCI</td>
<td>Open Host Controller Interface</td>
</tr>
<tr>
<td>PLD</td>
<td>Programmable Logic Device</td>
</tr>
<tr>
<td>RoHS</td>
<td>Restriction of Hazardous Substances Directive</td>
</tr>
<tr>
<td>SPI</td>
<td>Serial Peripheral Interface</td>
</tr>
<tr>
<td>USB</td>
<td>Universal Serial Bus</td>
</tr>
<tr>
<td>UART</td>
<td>Universal Asynchronous Receiver Transmitter</td>
</tr>
<tr>
<td>Abbreviation</td>
<td>Description</td>
</tr>
<tr>
<td>--------------</td>
<td>-------------</td>
</tr>
<tr>
<td>UHCI</td>
<td>Universal Host Controller Interface</td>
</tr>
<tr>
<td>UTMI</td>
<td>Universal Transceiver Macrocell Interface</td>
</tr>
<tr>
<td>VCP</td>
<td>Virtual COM Port</td>
</tr>
</tbody>
</table>
Appendix B – List of Tables & Figures

List of Tables

Table 1 – Part Numbers ...................................................................................................................................................... 5
Table 2 – UM232H Signals ................................................................................................................................................. 10
Table 3 – UM232H Connector J1 Signal Description ........................................................................................................... 11
Table 4 – UM232H Connector J2 Signal Description ........................................................................................................... 12
Table 5 – ACBUS Signal Option........................................................................................................................................... 13
Table 6 – Operating Voltage & Current (except PHY) ....................................................................................................... 15
Table 7 – Default Internal EEPROM Configuration ....................................................................................................... 22

List of Figures

Figure 1 – UM232H USB to Serial/FIFO Development Module ......................................................................................... 2
Figure 2 – UM232H USB to Serial/FIFO Development Module ......................................................................................... 9
Figure 3 – UM232H Module Dimensions ....................................................................................................................... 14
Figure 4 – Bus Powered Configuration .......................................................................................................................... 16
Figure 5 – Bus Powered with Power Switching Configuration .......................................................................................... 17
Figure 6 – Self-Powered Configuration – 5V0 External Supply ......................................................................................... 18
Figure 7 – Alternative Self-Powered Configuration – 5V0 External Supply ................................................................. 19
Figure 8 – Self-Powered Configuration – 3V3 External Supply ......................................................................................... 20
Figure 9 – Alternative Self-Powered Configuration – 3V3 External Supply ................................................................. 20
Figure 10 – Module Circuit Schematic .......................................................................................................................... 21
## Appendix C – Revision History

<table>
<thead>
<tr>
<th>Revision</th>
<th>Changes</th>
<th>Date</th>
</tr>
</thead>
<tbody>
<tr>
<td>Version 1.0</td>
<td>Initial Release</td>
<td>2011-02-14</td>
</tr>
<tr>
<td>Version 1.1</td>
<td>Added additional dimensions; Updated EEPROM default current limit</td>
<td>2011-03-21</td>
</tr>
<tr>
<td>Version 1.2</td>
<td>Modified details about ACBUS7; Updated Schematics</td>
<td>2011-04-18</td>
</tr>
<tr>
<td>Version 1.21</td>
<td>Updated Section 2.1 Linux Version</td>
<td>2012-01-09</td>
</tr>
<tr>
<td>Version 1.3</td>
<td>Updated the pin define position of ADBUS in Figure 4, 5, 6, 7, 8 &amp; 9</td>
<td>2012-07-09</td>
</tr>
<tr>
<td>Version 1.4</td>
<td>Updated Table 7; Updated Schematics</td>
<td>2017-11-08</td>
</tr>
</tbody>
</table>