fifo_mst_top Project Status (09/01/2015 - 18:40:29)
Project File: SP_MC600.xise Parser Errors: No Errors
Module Name: fifo_mst_top Implementation State: Programming File Generated
Target Device: xc6slx16-2csg324
  • Errors:
No Errors
Product Version:ISE 14.3
  • Warnings:
157 Warnings (0 new)
Design Goal: Timing Performance
  • Routing Results:
All Signals Completely Routed
Design Strategy: Performance with IOB Packing
  • Timing Constraints:
X 2 Failing Constraints
Environment: System Settings
  • Final Timing Score:
269617  (Timing Report)
 
Device Utilization Summary [-]
Slice Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Registers 256 18,224 1%  
    Number used as Flip Flops 256      
    Number used as Latches 0      
    Number used as Latch-thrus 0      
    Number used as AND/OR logics 0      
Number of Slice LUTs 472 9,112 5%  
    Number used as logic 451 9,112 4%  
        Number using O6 output only 321      
        Number using O5 output only 37      
        Number using O5 and O6 93      
        Number used as ROM 0      
    Number used as Memory 0 2,176 0%  
    Number used exclusively as route-thrus 21      
        Number with same-slice register load 17      
        Number with same-slice carry load 4      
        Number with other load 0      
Number of occupied Slices 192 2,278 8%  
Nummber of MUXCYs used 108 4,556 2%  
Number of LUT Flip Flop pairs used 500      
    Number with an unused Flip Flop 275 500 55%  
    Number with an unused LUT 28 500 5%  
    Number of fully used LUT-FF pairs 197 500 39%  
    Number of unique control sets 19      
    Number of slice register sites lost
        to control set restrictions
64 18,224 1%  
Number of bonded IOBs 49 232 21%  
    Number of LOCed IOBs 49 49 100%  
    IOB Flip Flops 37      
    IOB Latches 38      
Number of RAMB16BWERs 8 32 25%  
Number of RAMB8BWERs 0 64 0%  
Number of BUFIO2/BUFIO2_2CLKs 1 32 3%  
    Number used as BUFIO2s 1      
    Number used as BUFIO2_2CLKs 0      
Number of BUFIO2FB/BUFIO2FB_2CLKs 1 32 3%  
    Number used as BUFIO2FBs 1      
    Number used as BUFIO2FB_2CLKs 0      
Number of BUFG/BUFGMUXs 3 16 18%  
    Number used as BUFGs 3      
    Number used as BUFGMUX 0      
Number of DCM/DCM_CLKGENs 0 4 0%  
Number of ILOGIC2/ISERDES2s 37 248 14%  
    Number used as ILOGIC2s 37      
    Number used as ISERDES2s 0      
Number of IODELAY2/IODRP2/IODRP2_MCBs 0 248 0%  
Number of OLOGIC2/OSERDES2s 38 248 15%  
    Number used as OLOGIC2s 38      
    Number used as OSERDES2s 0      
Number of BSCANs 0 4 0%  
Number of BUFHs 0 128 0%  
Number of BUFPLLs 0 8 0%  
Number of BUFPLL_MCBs 0 4 0%  
Number of DSP48A1s 0 32 0%  
Number of ICAPs 0 1 0%  
Number of MCBs 0 2 0%  
Number of PCILOGICSEs 0 2 0%  
Number of PLL_ADVs 1 2 50%  
Number of PMVs 0 1 0%  
Number of STARTUPs 0 1 0%  
Number of SUSPEND_SYNCs 0 1 0%  
Average Fanout of Non-Clock Nets 3.75      
 
Performance Summary [-]
Final Timing Score: 269617 (Setup: 269617, Hold: 0, Component Switching Limit: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: X 2 Failing Constraints    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrentThu 3. Sep 12:08:09 2015044 Warnings (0 new)3 Infos (0 new)
Translation ReportCurrentWed 9. Sep 17:59:26 2015076 Warnings (0 new)2 Infos (0 new)
Map ReportCurrentWed 9. Sep 17:59:45 2015036 Warnings (0 new)8 Infos (0 new)
Place and Route ReportCurrentWed 9. Sep 18:00:01 201501 Warning (0 new)1 Info (0 new)
Power Report     
Post-PAR Static Timing ReportCurrentWed 9. Sep 18:00:06 2015003 Infos (0 new)
Bitgen ReportCurrentWed 9. Sep 18:00:13 2015000
 
Secondary Reports [-]
Report NameStatusGenerated
Physical Synthesis ReportOut of DateWed 9. Sep 17:59:44 2015
WebTalk Log FileCurrentWed 9. Sep 18:00:14 2015

Date Generated: 09/10/2015 - 13:59:22